[Author Prev][Author Next][Thread Prev][Thread Next][Author Index][Thread Index]
gEDA-cvs: gaf.git: branch: master updated (1.7.0-20110116-76-g5a5fe91)
The branch, master has been updated
via 5a5fe91b382be44b07f02ca229d751a7fb225838 (commit)
from 9e3496eb1b753ae9e42dfddd2343892a6618455d (commit)
Those revisions listed above that are new to this repository have
not appeared on any other notification email; so we list those
revisions in full, below.
=========
Summary
=========
.../tests/common/outputs/gsch2pcb/JD-output.net | 16 ++++----
.../common/outputs/gsch2pcb/JD_Include-output.net | 16 ++++----
.../outputs/gsch2pcb/JD_Include_nomunge-output.net | 27 ++++----------
.../common/outputs/gsch2pcb/JD_Sort-output.net | 27 ++++----------
.../outputs/gsch2pcb/JD_Sort_nomunge-output.net | 27 ++++----------
.../common/outputs/gsch2pcb/JD_nomunge-output.net | 16 ++++----
.../outputs/gsch2pcb/SlottedOpamps-output.net | 17 ++++-----
.../common/outputs/gsch2pcb/TwoStageAmp-output.net | 39 ++++----------------
.../gsch2pcb/TwoStageAmp_Include-output.net | 39 ++++----------------
.../outputs/gsch2pcb/TwoStageAmp_Sort-output.net | 39 ++++----------------
.../common/outputs/gsch2pcb/cascade-output.net | 24 ++++--------
.../common/outputs/gsch2pcb/multiequal-output.net | 19 ++++------
.../common/outputs/gsch2pcb/netattrib-output.net | 20 ++++------
.../common/outputs/gsch2pcb/powersupply-output.net | 28 ++++----------
.../common/outputs/gsch2pcb/singlenet-output.net | 17 ++++-----
.../outputs/gsch2pcb/stack-torture-output.net | 17 ++++-----
16 files changed, 128 insertions(+), 260 deletions(-)
=================
Commit Messages
=================
commit 5a5fe91b382be44b07f02ca229d751a7fb225838
Author: Peter TB Brett <peter@xxxxxxxxxxxxx>
Commit: Peter TB Brett <peter@xxxxxxxxxxxxx>
Update gsch2pcb backend golden files.
gsch2pcb backend output was altered in commit dc5914e6538a, but the
testsuite golden files were not updated.
:100644 100644 9c073e0... 9b1f2b5... M gnetlist/tests/common/outputs/gsch2pcb/JD-output.net
:100644 100644 9c073e0... 9b1f2b5... M gnetlist/tests/common/outputs/gsch2pcb/JD_Include-output.net
:100644 100644 9c073e0... ee6d5fa... M gnetlist/tests/common/outputs/gsch2pcb/JD_Include_nomunge-output.net
:100644 100644 9c073e0... ee6d5fa... M gnetlist/tests/common/outputs/gsch2pcb/JD_Sort-output.net
:100644 100644 9c073e0... ee6d5fa... M gnetlist/tests/common/outputs/gsch2pcb/JD_Sort_nomunge-output.net
:100644 100644 9c073e0... 9b1f2b5... M gnetlist/tests/common/outputs/gsch2pcb/JD_nomunge-output.net
:100644 100644 d8ef4dc... ee6d5fa... M gnetlist/tests/common/outputs/gsch2pcb/SlottedOpamps-output.net
:100644 100644 94f9896... ee6d5fa... M gnetlist/tests/common/outputs/gsch2pcb/TwoStageAmp-output.net
:100644 100644 94f9896... ee6d5fa... M gnetlist/tests/common/outputs/gsch2pcb/TwoStageAmp_Include-output.net
:100644 100644 94f9896... ee6d5fa... M gnetlist/tests/common/outputs/gsch2pcb/TwoStageAmp_Sort-output.net
:100644 100644 3f5c511... ee6d5fa... M gnetlist/tests/common/outputs/gsch2pcb/cascade-output.net
:100644 100644 2bdf919... ee6d5fa... M gnetlist/tests/common/outputs/gsch2pcb/multiequal-output.net
:100644 100644 c40fb5b... ee6d5fa... M gnetlist/tests/common/outputs/gsch2pcb/netattrib-output.net
:100644 100644 3804abe... ee6d5fa... M gnetlist/tests/common/outputs/gsch2pcb/powersupply-output.net
:100644 100644 42b0d58... ee6d5fa... M gnetlist/tests/common/outputs/gsch2pcb/singlenet-output.net
:100644 100644 79a8e98... ee6d5fa... M gnetlist/tests/common/outputs/gsch2pcb/stack-torture-output.net
=========
Changes
=========
commit 5a5fe91b382be44b07f02ca229d751a7fb225838
Author: Peter TB Brett <peter@xxxxxxxxxxxxx>
Commit: Peter TB Brett <peter@xxxxxxxxxxxxx>
Update gsch2pcb backend golden files.
gsch2pcb backend output was altered in commit dc5914e6538a, but the
testsuite golden files were not updated.
diff --git a/gnetlist/tests/common/outputs/gsch2pcb/JD-output.net b/gnetlist/tests/common/outputs/gsch2pcb/JD-output.net
index 9c073e0..9b1f2b5 100644
--- a/gnetlist/tests/common/outputs/gsch2pcb/JD-output.net
+++ b/gnetlist/tests/common/outputs/gsch2pcb/JD-output.net
@@ -8,7 +8,7 @@ PolyArea[200000000.000000]
Thermal[0.500000]
DRC[1000 1000 1000 1000 1500 1000]
Flags("nameonpcb,uniquename,clearnew,snappin")
-Groups("1,c:2,s:3:4:5:6:7:8")
+Groups("1,c:2:3:4:5:6,s:7:8")
Styles["Signal,1000,3600,2000,1000:Power,2500,6000,3500,1000:Fat,4000,6000,3500,1000:Skinny,600,2402,1181,600"]
PKG_unknown(unknown,A1,unknown)
PKG_unknown(unknown,Cm,20p)
@@ -21,28 +21,28 @@ PKG_unknown(unknown,Rt,1k)
PKG_unknown(unknown,Rb,5.6k)
PKG_unknown(unknown,M1,unknown)
PKG_unknown(unknown,X1,unknown)
-Layer(1 "component")
+Layer(1 "top")
(
)
-Layer(2 "solder")
+Layer(2 "ground")
(
)
-Layer(3 "outline")
+Layer(3 "signal2")
(
)
-Layer(4 "GND")
+Layer(4 "signal3")
(
)
Layer(5 "power")
(
)
-Layer(6 "signal1")
+Layer(6 "bottom")
(
)
-Layer(7 "signal2")
+Layer(7 "outline")
(
)
-Layer(8 "signal3")
+Layer(8 "spare")
(
)
Layer(9 "silk")
diff --git a/gnetlist/tests/common/outputs/gsch2pcb/JD_Include-output.net b/gnetlist/tests/common/outputs/gsch2pcb/JD_Include-output.net
index 9c073e0..9b1f2b5 100644
--- a/gnetlist/tests/common/outputs/gsch2pcb/JD_Include-output.net
+++ b/gnetlist/tests/common/outputs/gsch2pcb/JD_Include-output.net
@@ -8,7 +8,7 @@ PolyArea[200000000.000000]
Thermal[0.500000]
DRC[1000 1000 1000 1000 1500 1000]
Flags("nameonpcb,uniquename,clearnew,snappin")
-Groups("1,c:2,s:3:4:5:6:7:8")
+Groups("1,c:2:3:4:5:6,s:7:8")
Styles["Signal,1000,3600,2000,1000:Power,2500,6000,3500,1000:Fat,4000,6000,3500,1000:Skinny,600,2402,1181,600"]
PKG_unknown(unknown,A1,unknown)
PKG_unknown(unknown,Cm,20p)
@@ -21,28 +21,28 @@ PKG_unknown(unknown,Rt,1k)
PKG_unknown(unknown,Rb,5.6k)
PKG_unknown(unknown,M1,unknown)
PKG_unknown(unknown,X1,unknown)
-Layer(1 "component")
+Layer(1 "top")
(
)
-Layer(2 "solder")
+Layer(2 "ground")
(
)
-Layer(3 "outline")
+Layer(3 "signal2")
(
)
-Layer(4 "GND")
+Layer(4 "signal3")
(
)
Layer(5 "power")
(
)
-Layer(6 "signal1")
+Layer(6 "bottom")
(
)
-Layer(7 "signal2")
+Layer(7 "outline")
(
)
-Layer(8 "signal3")
+Layer(8 "spare")
(
)
Layer(9 "silk")
diff --git a/gnetlist/tests/common/outputs/gsch2pcb/JD_Include_nomunge-output.net b/gnetlist/tests/common/outputs/gsch2pcb/JD_Include_nomunge-output.net
index 9c073e0..ee6d5fa 100644
--- a/gnetlist/tests/common/outputs/gsch2pcb/JD_Include_nomunge-output.net
+++ b/gnetlist/tests/common/outputs/gsch2pcb/JD_Include_nomunge-output.net
@@ -8,41 +8,30 @@ PolyArea[200000000.000000]
Thermal[0.500000]
DRC[1000 1000 1000 1000 1500 1000]
Flags("nameonpcb,uniquename,clearnew,snappin")
-Groups("1,c:2,s:3:4:5:6:7:8")
+Groups("1,c:2:3:4:5:6,s:7:8")
Styles["Signal,1000,3600,2000,1000:Power,2500,6000,3500,1000:Fat,4000,6000,3500,1000:Skinny,600,2402,1181,600"]
-PKG_unknown(unknown,A1,unknown)
-PKG_unknown(unknown,Cm,20p)
-PKG_unknown(unknown,Cp,20p)
-PKG_unknown(unknown,Rlp,1meg)
-PKG_unknown(unknown,Rlm,500k)
-PKG_none(none,Vdd,DC 3.3V)
-PKG_none(none,V1,pulse 3.3 0 1u 10p 10p 1.25u 2.5u)
-PKG_unknown(unknown,Rt,1k)
-PKG_unknown(unknown,Rb,5.6k)
-PKG_unknown(unknown,M1,unknown)
-PKG_unknown(unknown,X1,unknown)
-Layer(1 "component")
+Layer(1 "top")
(
)
-Layer(2 "solder")
+Layer(2 "ground")
(
)
-Layer(3 "outline")
+Layer(3 "signal2")
(
)
-Layer(4 "GND")
+Layer(4 "signal3")
(
)
Layer(5 "power")
(
)
-Layer(6 "signal1")
+Layer(6 "bottom")
(
)
-Layer(7 "signal2")
+Layer(7 "outline")
(
)
-Layer(8 "signal3")
+Layer(8 "spare")
(
)
Layer(9 "silk")
diff --git a/gnetlist/tests/common/outputs/gsch2pcb/JD_Sort-output.net b/gnetlist/tests/common/outputs/gsch2pcb/JD_Sort-output.net
index 9c073e0..ee6d5fa 100644
--- a/gnetlist/tests/common/outputs/gsch2pcb/JD_Sort-output.net
+++ b/gnetlist/tests/common/outputs/gsch2pcb/JD_Sort-output.net
@@ -8,41 +8,30 @@ PolyArea[200000000.000000]
Thermal[0.500000]
DRC[1000 1000 1000 1000 1500 1000]
Flags("nameonpcb,uniquename,clearnew,snappin")
-Groups("1,c:2,s:3:4:5:6:7:8")
+Groups("1,c:2:3:4:5:6,s:7:8")
Styles["Signal,1000,3600,2000,1000:Power,2500,6000,3500,1000:Fat,4000,6000,3500,1000:Skinny,600,2402,1181,600"]
-PKG_unknown(unknown,A1,unknown)
-PKG_unknown(unknown,Cm,20p)
-PKG_unknown(unknown,Cp,20p)
-PKG_unknown(unknown,Rlp,1meg)
-PKG_unknown(unknown,Rlm,500k)
-PKG_none(none,Vdd,DC 3.3V)
-PKG_none(none,V1,pulse 3.3 0 1u 10p 10p 1.25u 2.5u)
-PKG_unknown(unknown,Rt,1k)
-PKG_unknown(unknown,Rb,5.6k)
-PKG_unknown(unknown,M1,unknown)
-PKG_unknown(unknown,X1,unknown)
-Layer(1 "component")
+Layer(1 "top")
(
)
-Layer(2 "solder")
+Layer(2 "ground")
(
)
-Layer(3 "outline")
+Layer(3 "signal2")
(
)
-Layer(4 "GND")
+Layer(4 "signal3")
(
)
Layer(5 "power")
(
)
-Layer(6 "signal1")
+Layer(6 "bottom")
(
)
-Layer(7 "signal2")
+Layer(7 "outline")
(
)
-Layer(8 "signal3")
+Layer(8 "spare")
(
)
Layer(9 "silk")
diff --git a/gnetlist/tests/common/outputs/gsch2pcb/JD_Sort_nomunge-output.net b/gnetlist/tests/common/outputs/gsch2pcb/JD_Sort_nomunge-output.net
index 9c073e0..ee6d5fa 100644
--- a/gnetlist/tests/common/outputs/gsch2pcb/JD_Sort_nomunge-output.net
+++ b/gnetlist/tests/common/outputs/gsch2pcb/JD_Sort_nomunge-output.net
@@ -8,41 +8,30 @@ PolyArea[200000000.000000]
Thermal[0.500000]
DRC[1000 1000 1000 1000 1500 1000]
Flags("nameonpcb,uniquename,clearnew,snappin")
-Groups("1,c:2,s:3:4:5:6:7:8")
+Groups("1,c:2:3:4:5:6,s:7:8")
Styles["Signal,1000,3600,2000,1000:Power,2500,6000,3500,1000:Fat,4000,6000,3500,1000:Skinny,600,2402,1181,600"]
-PKG_unknown(unknown,A1,unknown)
-PKG_unknown(unknown,Cm,20p)
-PKG_unknown(unknown,Cp,20p)
-PKG_unknown(unknown,Rlp,1meg)
-PKG_unknown(unknown,Rlm,500k)
-PKG_none(none,Vdd,DC 3.3V)
-PKG_none(none,V1,pulse 3.3 0 1u 10p 10p 1.25u 2.5u)
-PKG_unknown(unknown,Rt,1k)
-PKG_unknown(unknown,Rb,5.6k)
-PKG_unknown(unknown,M1,unknown)
-PKG_unknown(unknown,X1,unknown)
-Layer(1 "component")
+Layer(1 "top")
(
)
-Layer(2 "solder")
+Layer(2 "ground")
(
)
-Layer(3 "outline")
+Layer(3 "signal2")
(
)
-Layer(4 "GND")
+Layer(4 "signal3")
(
)
Layer(5 "power")
(
)
-Layer(6 "signal1")
+Layer(6 "bottom")
(
)
-Layer(7 "signal2")
+Layer(7 "outline")
(
)
-Layer(8 "signal3")
+Layer(8 "spare")
(
)
Layer(9 "silk")
diff --git a/gnetlist/tests/common/outputs/gsch2pcb/JD_nomunge-output.net b/gnetlist/tests/common/outputs/gsch2pcb/JD_nomunge-output.net
index 9c073e0..9b1f2b5 100644
--- a/gnetlist/tests/common/outputs/gsch2pcb/JD_nomunge-output.net
+++ b/gnetlist/tests/common/outputs/gsch2pcb/JD_nomunge-output.net
@@ -8,7 +8,7 @@ PolyArea[200000000.000000]
Thermal[0.500000]
DRC[1000 1000 1000 1000 1500 1000]
Flags("nameonpcb,uniquename,clearnew,snappin")
-Groups("1,c:2,s:3:4:5:6:7:8")
+Groups("1,c:2:3:4:5:6,s:7:8")
Styles["Signal,1000,3600,2000,1000:Power,2500,6000,3500,1000:Fat,4000,6000,3500,1000:Skinny,600,2402,1181,600"]
PKG_unknown(unknown,A1,unknown)
PKG_unknown(unknown,Cm,20p)
@@ -21,28 +21,28 @@ PKG_unknown(unknown,Rt,1k)
PKG_unknown(unknown,Rb,5.6k)
PKG_unknown(unknown,M1,unknown)
PKG_unknown(unknown,X1,unknown)
-Layer(1 "component")
+Layer(1 "top")
(
)
-Layer(2 "solder")
+Layer(2 "ground")
(
)
-Layer(3 "outline")
+Layer(3 "signal2")
(
)
-Layer(4 "GND")
+Layer(4 "signal3")
(
)
Layer(5 "power")
(
)
-Layer(6 "signal1")
+Layer(6 "bottom")
(
)
-Layer(7 "signal2")
+Layer(7 "outline")
(
)
-Layer(8 "signal3")
+Layer(8 "spare")
(
)
Layer(9 "silk")
diff --git a/gnetlist/tests/common/outputs/gsch2pcb/SlottedOpamps-output.net b/gnetlist/tests/common/outputs/gsch2pcb/SlottedOpamps-output.net
index d8ef4dc..ee6d5fa 100644
--- a/gnetlist/tests/common/outputs/gsch2pcb/SlottedOpamps-output.net
+++ b/gnetlist/tests/common/outputs/gsch2pcb/SlottedOpamps-output.net
@@ -8,31 +8,30 @@ PolyArea[200000000.000000]
Thermal[0.500000]
DRC[1000 1000 1000 1000 1500 1000]
Flags("nameonpcb,uniquename,clearnew,snappin")
-Groups("1,c:2,s:3:4:5:6:7:8")
+Groups("1,c:2:3:4:5:6,s:7:8")
Styles["Signal,1000,3600,2000,1000:Power,2500,6000,3500,1000:Fat,4000,6000,3500,1000:Skinny,600,2402,1181,600"]
-PKG_unknown(unknown,U1,unknown)
-Layer(1 "component")
+Layer(1 "top")
(
)
-Layer(2 "solder")
+Layer(2 "ground")
(
)
-Layer(3 "outline")
+Layer(3 "signal2")
(
)
-Layer(4 "GND")
+Layer(4 "signal3")
(
)
Layer(5 "power")
(
)
-Layer(6 "signal1")
+Layer(6 "bottom")
(
)
-Layer(7 "signal2")
+Layer(7 "outline")
(
)
-Layer(8 "signal3")
+Layer(8 "spare")
(
)
Layer(9 "silk")
diff --git a/gnetlist/tests/common/outputs/gsch2pcb/TwoStageAmp-output.net b/gnetlist/tests/common/outputs/gsch2pcb/TwoStageAmp-output.net
index 94f9896..ee6d5fa 100644
--- a/gnetlist/tests/common/outputs/gsch2pcb/TwoStageAmp-output.net
+++ b/gnetlist/tests/common/outputs/gsch2pcb/TwoStageAmp-output.net
@@ -8,53 +8,30 @@ PolyArea[200000000.000000]
Thermal[0.500000]
DRC[1000 1000 1000 1000 1500 1000]
Flags("nameonpcb,uniquename,clearnew,snappin")
-Groups("1,c:2,s:3:4:5:6:7:8")
+Groups("1,c:2:3:4:5:6,s:7:8")
Styles["Signal,1000,3600,2000,1000:Power,2500,6000,3500,1000:Fat,4000,6000,3500,1000:Skinny,600,2402,1181,600"]
-PKG_unknown(unknown,C2,2.2uF)
-PKG_unknown(unknown,R4,2.8K)
-PKG_unknown(unknown,R3,28K)
-PKG_unknown(unknown,R8,1)
-PKG_unknown(unknown,CE2,1pF)
-PKG_unknown(unknown,RE2,100)
-PKG_unknown(unknown,RC1,3.3K)
-PKG_unknown(unknown,Q2,unknown)
-PKG_unknown(unknown,C1,2.2uF)
-PKG_unknown(unknown,A3,.options TEMP=25)
-PKG_unknown(unknown,A2,unknown)
-PKG_unknown(unknown,A1,unknown)
-PKG_none(none,VCC,DC 15V)
-PKG_none(none,Vinput,DC 1.6V AC 10MV SIN(0 1MV 1KHZ))
-PKG_unknown(unknown,CE1,1pF)
-PKG_unknown(unknown,Cout,2.2uF)
-PKG_unknown(unknown,RL,100K)
-PKG_unknown(unknown,RC2,1K)
-PKG_unknown(unknown,RE1,100)
-PKG_unknown(unknown,R2,2K)
-PKG_unknown(unknown,R1,28K)
-PKG_unknown(unknown,R5,10)
-PKG_unknown(unknown,Q1,unknown)
-Layer(1 "component")
+Layer(1 "top")
(
)
-Layer(2 "solder")
+Layer(2 "ground")
(
)
-Layer(3 "outline")
+Layer(3 "signal2")
(
)
-Layer(4 "GND")
+Layer(4 "signal3")
(
)
Layer(5 "power")
(
)
-Layer(6 "signal1")
+Layer(6 "bottom")
(
)
-Layer(7 "signal2")
+Layer(7 "outline")
(
)
-Layer(8 "signal3")
+Layer(8 "spare")
(
)
Layer(9 "silk")
diff --git a/gnetlist/tests/common/outputs/gsch2pcb/TwoStageAmp_Include-output.net b/gnetlist/tests/common/outputs/gsch2pcb/TwoStageAmp_Include-output.net
index 94f9896..ee6d5fa 100644
--- a/gnetlist/tests/common/outputs/gsch2pcb/TwoStageAmp_Include-output.net
+++ b/gnetlist/tests/common/outputs/gsch2pcb/TwoStageAmp_Include-output.net
@@ -8,53 +8,30 @@ PolyArea[200000000.000000]
Thermal[0.500000]
DRC[1000 1000 1000 1000 1500 1000]
Flags("nameonpcb,uniquename,clearnew,snappin")
-Groups("1,c:2,s:3:4:5:6:7:8")
+Groups("1,c:2:3:4:5:6,s:7:8")
Styles["Signal,1000,3600,2000,1000:Power,2500,6000,3500,1000:Fat,4000,6000,3500,1000:Skinny,600,2402,1181,600"]
-PKG_unknown(unknown,C2,2.2uF)
-PKG_unknown(unknown,R4,2.8K)
-PKG_unknown(unknown,R3,28K)
-PKG_unknown(unknown,R8,1)
-PKG_unknown(unknown,CE2,1pF)
-PKG_unknown(unknown,RE2,100)
-PKG_unknown(unknown,RC1,3.3K)
-PKG_unknown(unknown,Q2,unknown)
-PKG_unknown(unknown,C1,2.2uF)
-PKG_unknown(unknown,A3,.options TEMP=25)
-PKG_unknown(unknown,A2,unknown)
-PKG_unknown(unknown,A1,unknown)
-PKG_none(none,VCC,DC 15V)
-PKG_none(none,Vinput,DC 1.6V AC 10MV SIN(0 1MV 1KHZ))
-PKG_unknown(unknown,CE1,1pF)
-PKG_unknown(unknown,Cout,2.2uF)
-PKG_unknown(unknown,RL,100K)
-PKG_unknown(unknown,RC2,1K)
-PKG_unknown(unknown,RE1,100)
-PKG_unknown(unknown,R2,2K)
-PKG_unknown(unknown,R1,28K)
-PKG_unknown(unknown,R5,10)
-PKG_unknown(unknown,Q1,unknown)
-Layer(1 "component")
+Layer(1 "top")
(
)
-Layer(2 "solder")
+Layer(2 "ground")
(
)
-Layer(3 "outline")
+Layer(3 "signal2")
(
)
-Layer(4 "GND")
+Layer(4 "signal3")
(
)
Layer(5 "power")
(
)
-Layer(6 "signal1")
+Layer(6 "bottom")
(
)
-Layer(7 "signal2")
+Layer(7 "outline")
(
)
-Layer(8 "signal3")
+Layer(8 "spare")
(
)
Layer(9 "silk")
diff --git a/gnetlist/tests/common/outputs/gsch2pcb/TwoStageAmp_Sort-output.net b/gnetlist/tests/common/outputs/gsch2pcb/TwoStageAmp_Sort-output.net
index 94f9896..ee6d5fa 100644
--- a/gnetlist/tests/common/outputs/gsch2pcb/TwoStageAmp_Sort-output.net
+++ b/gnetlist/tests/common/outputs/gsch2pcb/TwoStageAmp_Sort-output.net
@@ -8,53 +8,30 @@ PolyArea[200000000.000000]
Thermal[0.500000]
DRC[1000 1000 1000 1000 1500 1000]
Flags("nameonpcb,uniquename,clearnew,snappin")
-Groups("1,c:2,s:3:4:5:6:7:8")
+Groups("1,c:2:3:4:5:6,s:7:8")
Styles["Signal,1000,3600,2000,1000:Power,2500,6000,3500,1000:Fat,4000,6000,3500,1000:Skinny,600,2402,1181,600"]
-PKG_unknown(unknown,C2,2.2uF)
-PKG_unknown(unknown,R4,2.8K)
-PKG_unknown(unknown,R3,28K)
-PKG_unknown(unknown,R8,1)
-PKG_unknown(unknown,CE2,1pF)
-PKG_unknown(unknown,RE2,100)
-PKG_unknown(unknown,RC1,3.3K)
-PKG_unknown(unknown,Q2,unknown)
-PKG_unknown(unknown,C1,2.2uF)
-PKG_unknown(unknown,A3,.options TEMP=25)
-PKG_unknown(unknown,A2,unknown)
-PKG_unknown(unknown,A1,unknown)
-PKG_none(none,VCC,DC 15V)
-PKG_none(none,Vinput,DC 1.6V AC 10MV SIN(0 1MV 1KHZ))
-PKG_unknown(unknown,CE1,1pF)
-PKG_unknown(unknown,Cout,2.2uF)
-PKG_unknown(unknown,RL,100K)
-PKG_unknown(unknown,RC2,1K)
-PKG_unknown(unknown,RE1,100)
-PKG_unknown(unknown,R2,2K)
-PKG_unknown(unknown,R1,28K)
-PKG_unknown(unknown,R5,10)
-PKG_unknown(unknown,Q1,unknown)
-Layer(1 "component")
+Layer(1 "top")
(
)
-Layer(2 "solder")
+Layer(2 "ground")
(
)
-Layer(3 "outline")
+Layer(3 "signal2")
(
)
-Layer(4 "GND")
+Layer(4 "signal3")
(
)
Layer(5 "power")
(
)
-Layer(6 "signal1")
+Layer(6 "bottom")
(
)
-Layer(7 "signal2")
+Layer(7 "outline")
(
)
-Layer(8 "signal3")
+Layer(8 "spare")
(
)
Layer(9 "silk")
diff --git a/gnetlist/tests/common/outputs/gsch2pcb/cascade-output.net b/gnetlist/tests/common/outputs/gsch2pcb/cascade-output.net
index 3f5c511..ee6d5fa 100644
--- a/gnetlist/tests/common/outputs/gsch2pcb/cascade-output.net
+++ b/gnetlist/tests/common/outputs/gsch2pcb/cascade-output.net
@@ -8,38 +8,30 @@ PolyArea[200000000.000000]
Thermal[0.500000]
DRC[1000 1000 1000 1000 1500 1000]
Flags("nameonpcb,uniquename,clearnew,snappin")
-Groups("1,c:2,s:3:4:5:6:7:8")
+Groups("1,c:2:3:4:5:6,s:7:8")
Styles["Signal,1000,3600,2000,1000:Power,2500,6000,3500,1000:Fat,4000,6000,3500,1000:Skinny,600,2402,1181,600"]
-PKG_none(none,AMP2,unknown)
-PKG_none(none,T1,unknown)
-PKG_none(none,MX1,unknown)
-PKG_none(none,FL1,unknown)
-PKG_none(none,DEF1,unknown)
-PKG_none(none,AMP1,unknown)
-PKG_none(none,SOURCE,unknown)
-PKG_unknown(unknown,DEFAULTS,unknown)
-Layer(1 "component")
+Layer(1 "top")
(
)
-Layer(2 "solder")
+Layer(2 "ground")
(
)
-Layer(3 "outline")
+Layer(3 "signal2")
(
)
-Layer(4 "GND")
+Layer(4 "signal3")
(
)
Layer(5 "power")
(
)
-Layer(6 "signal1")
+Layer(6 "bottom")
(
)
-Layer(7 "signal2")
+Layer(7 "outline")
(
)
-Layer(8 "signal3")
+Layer(8 "spare")
(
)
Layer(9 "silk")
diff --git a/gnetlist/tests/common/outputs/gsch2pcb/multiequal-output.net b/gnetlist/tests/common/outputs/gsch2pcb/multiequal-output.net
index 2bdf919..ee6d5fa 100644
--- a/gnetlist/tests/common/outputs/gsch2pcb/multiequal-output.net
+++ b/gnetlist/tests/common/outputs/gsch2pcb/multiequal-output.net
@@ -8,33 +8,30 @@ PolyArea[200000000.000000]
Thermal[0.500000]
DRC[1000 1000 1000 1000 1500 1000]
Flags("nameonpcb,uniquename,clearnew,snappin")
-Groups("1,c:2,s:3:4:5:6:7:8")
+Groups("1,c:2:3:4:5:6,s:7:8")
Styles["Signal,1000,3600,2000,1000:Power,2500,6000,3500,1000:Fat,4000,6000,3500,1000:Skinny,600,2402,1181,600"]
-PKG_none(none,V1,DC 1V)
-PKG_unknown(unknown,R1,20)
-PKG_unknown(unknown,A1,abotol=1e-11)
-Layer(1 "component")
+Layer(1 "top")
(
)
-Layer(2 "solder")
+Layer(2 "ground")
(
)
-Layer(3 "outline")
+Layer(3 "signal2")
(
)
-Layer(4 "GND")
+Layer(4 "signal3")
(
)
Layer(5 "power")
(
)
-Layer(6 "signal1")
+Layer(6 "bottom")
(
)
-Layer(7 "signal2")
+Layer(7 "outline")
(
)
-Layer(8 "signal3")
+Layer(8 "spare")
(
)
Layer(9 "silk")
diff --git a/gnetlist/tests/common/outputs/gsch2pcb/netattrib-output.net b/gnetlist/tests/common/outputs/gsch2pcb/netattrib-output.net
index c40fb5b..ee6d5fa 100644
--- a/gnetlist/tests/common/outputs/gsch2pcb/netattrib-output.net
+++ b/gnetlist/tests/common/outputs/gsch2pcb/netattrib-output.net
@@ -8,34 +8,30 @@ PolyArea[200000000.000000]
Thermal[0.500000]
DRC[1000 1000 1000 1000 1500 1000]
Flags("nameonpcb,uniquename,clearnew,snappin")
-Groups("1,c:2,s:3:4:5:6:7:8")
+Groups("1,c:2:3:4:5:6,s:7:8")
Styles["Signal,1000,3600,2000,1000:Power,2500,6000,3500,1000:Fat,4000,6000,3500,1000:Skinny,600,2402,1181,600"]
-PKG_unknown(unknown,F1,unknown)
-PKG_DIP14(DIP14,U300,unknown)
-PKG_DIP14(DIP14,U200,unknown)
-PKG_DIP14(DIP14,U100,unknown)
-Layer(1 "component")
+Layer(1 "top")
(
)
-Layer(2 "solder")
+Layer(2 "ground")
(
)
-Layer(3 "outline")
+Layer(3 "signal2")
(
)
-Layer(4 "GND")
+Layer(4 "signal3")
(
)
Layer(5 "power")
(
)
-Layer(6 "signal1")
+Layer(6 "bottom")
(
)
-Layer(7 "signal2")
+Layer(7 "outline")
(
)
-Layer(8 "signal3")
+Layer(8 "spare")
(
)
Layer(9 "silk")
diff --git a/gnetlist/tests/common/outputs/gsch2pcb/powersupply-output.net b/gnetlist/tests/common/outputs/gsch2pcb/powersupply-output.net
index 3804abe..ee6d5fa 100644
--- a/gnetlist/tests/common/outputs/gsch2pcb/powersupply-output.net
+++ b/gnetlist/tests/common/outputs/gsch2pcb/powersupply-output.net
@@ -8,42 +8,30 @@ PolyArea[200000000.000000]
Thermal[0.500000]
DRC[1000 1000 1000 1000 1500 1000]
Flags("nameonpcb,uniquename,clearnew,snappin")
-Groups("1,c:2,s:3:4:5:6:7:8")
+Groups("1,c:2:3:4:5:6,s:7:8")
Styles["Signal,1000,3600,2000,1000:Power,2500,6000,3500,1000:Fat,4000,6000,3500,1000:Skinny,600,2402,1181,600"]
-PKG_unknown(unknown,U2,unknown)
-PKG_unknown(unknown,C4,1uf)
-PKG_unknown(unknown,C3,22uF)
-PKG_unknown(unknown,R1,5k)
-PKG_unknown(unknown,C2,0.1uF)
-PKG_unknown(unknown,R2,220)
-PKG_unknown(unknown,C1,2200uF)
-PKG_unknown(unknown,S1,unknown)
-PKG_unknown(unknown,CONN1,unknown)
-PKG_unknown(unknown,T1,unknown)
-PKG_unknown(unknown,F1,unknown)
-PKG_unknown(unknown,U1,unknown)
-Layer(1 "component")
+Layer(1 "top")
(
)
-Layer(2 "solder")
+Layer(2 "ground")
(
)
-Layer(3 "outline")
+Layer(3 "signal2")
(
)
-Layer(4 "GND")
+Layer(4 "signal3")
(
)
Layer(5 "power")
(
)
-Layer(6 "signal1")
+Layer(6 "bottom")
(
)
-Layer(7 "signal2")
+Layer(7 "outline")
(
)
-Layer(8 "signal3")
+Layer(8 "spare")
(
)
Layer(9 "silk")
diff --git a/gnetlist/tests/common/outputs/gsch2pcb/singlenet-output.net b/gnetlist/tests/common/outputs/gsch2pcb/singlenet-output.net
index 42b0d58..ee6d5fa 100644
--- a/gnetlist/tests/common/outputs/gsch2pcb/singlenet-output.net
+++ b/gnetlist/tests/common/outputs/gsch2pcb/singlenet-output.net
@@ -8,31 +8,30 @@ PolyArea[200000000.000000]
Thermal[0.500000]
DRC[1000 1000 1000 1000 1500 1000]
Flags("nameonpcb,uniquename,clearnew,snappin")
-Groups("1,c:2,s:3:4:5:6:7:8")
+Groups("1,c:2:3:4:5:6,s:7:8")
Styles["Signal,1000,3600,2000,1000:Power,2500,6000,3500,1000:Fat,4000,6000,3500,1000:Skinny,600,2402,1181,600"]
-PKG_DIP14(DIP14,U100,unknown)
-Layer(1 "component")
+Layer(1 "top")
(
)
-Layer(2 "solder")
+Layer(2 "ground")
(
)
-Layer(3 "outline")
+Layer(3 "signal2")
(
)
-Layer(4 "GND")
+Layer(4 "signal3")
(
)
Layer(5 "power")
(
)
-Layer(6 "signal1")
+Layer(6 "bottom")
(
)
-Layer(7 "signal2")
+Layer(7 "outline")
(
)
-Layer(8 "signal3")
+Layer(8 "spare")
(
)
Layer(9 "silk")
diff --git a/gnetlist/tests/common/outputs/gsch2pcb/stack-torture-output.net b/gnetlist/tests/common/outputs/gsch2pcb/stack-torture-output.net
index 79a8e98..ee6d5fa 100644
--- a/gnetlist/tests/common/outputs/gsch2pcb/stack-torture-output.net
+++ b/gnetlist/tests/common/outputs/gsch2pcb/stack-torture-output.net
@@ -8,31 +8,30 @@ PolyArea[200000000.000000]
Thermal[0.500000]
DRC[1000 1000 1000 1000 1500 1000]
Flags("nameonpcb,uniquename,clearnew,snappin")
-Groups("1,c:2,s:3:4:5:6:7:8")
+Groups("1,c:2:3:4:5:6,s:7:8")
Styles["Signal,1000,3600,2000,1000:Power,2500,6000,3500,1000:Fat,4000,6000,3500,1000:Skinny,600,2402,1181,600"]
-PKG_unknown(unknown,C?,unknown)
-Layer(1 "component")
+Layer(1 "top")
(
)
-Layer(2 "solder")
+Layer(2 "ground")
(
)
-Layer(3 "outline")
+Layer(3 "signal2")
(
)
-Layer(4 "GND")
+Layer(4 "signal3")
(
)
Layer(5 "power")
(
)
-Layer(6 "signal1")
+Layer(6 "bottom")
(
)
-Layer(7 "signal2")
+Layer(7 "outline")
(
)
-Layer(8 "signal3")
+Layer(8 "spare")
(
)
Layer(9 "silk")
_______________________________________________
geda-cvs mailing list
geda-cvs@xxxxxxxxxxxxxx
http://www.seul.org/cgi-bin/mailman/listinfo/geda-cvs